Please use this identifier to cite or link to this item: https://dspace.ncfu.ru/handle/20.500.12258/14676
Title: Scaling algorithm designed to reduce circuit costs for modular digital filters
Authors: Kalmykov, I. A.
Калмыков, И. А.
Sidorov, N. S.
Сидоров, Н. С.
Keywords: Codes (symbols);Timing circuits;Digital filters;Data handling;Cost reduction;Digital signal processing
Issue Date: 2020
Publisher: IOP Publishing Ltd
Citation: Kalmykov, I.A., Sidorov, N.S., Tyncherov, K.T., Vorohov, A.A. Scaling algorithm designed to reduce circuit costs for modular digital filters // Journal of Physics: Conference Series. - 2020. - Volume 1661. - Issue 1. - Номер статьи 012045
Series/Report no.: Journal of Physics: Conference Series
Abstract: Currently, there is a tendency to increase the speed and accuracy of data processing in computer networks (CN). It is possible to meet these requirements through the use of new technologies in CN telecommunication devices that rely on residue class codes (RNS). In these codes, input values are presented as sets of remainder moduli of the RNS base selected. As a result, arithmetic operations are performed in parallel, which provides an increased speed of signal processing. Therefore, RNS codes are used in high-speed modular digital filters (MDF). To advance the accuracy of digital signal processing in MDF, the number of RNS bases is increased, which leads to greater circuit costs. It is possible to remedy this shortcoming by scaling an MDF response. Hence, it is crucial to develop a scaling algorithm to reduce circuit costs for MDF implementation
URI: http://hdl.handle.net/20.500.12258/14676
Appears in Collections:Статьи, проиндексированные в SCOPUS, WOS

Files in This Item:
File SizeFormat 
scopusresults 1468 .pdf
  Restricted Access
1.07 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.