Пожалуйста, используйте этот идентификатор, чтобы цитировать или ссылаться на этот ресурс: https://dspace.ncfu.ru/handle/20.500.12258/14699
Название: High-performance digital filtering on truncated multiply-accumulate units in the residue number system
Авторы: Lyakhov, P. A.
Ляхов, П. А.
Valueva, M. V.
Валуева, М. В.
Valuev, G. V.
Валуев, Г. В.
Ключевые слова: Digital filter;Digital signal processing;Modular Multiply-Accumulate unit;Residue number system (RNS);Field programmable gate arrays (FPGA);Digital devices
Дата публикации: 2020
Издатель: Institute of Electrical and Electronics Engineers Inc.
Библиографическое описание: Lyakhov, P., Valueva, M., Valuev, G., Nagornov, N. High-performance digital filtering on truncated multiply-accumulate units in the residue number system // IEEE Access. - 2020. - Volume 8. - Номер статьи 9261396. - Pages 209181-209190
Источник: IEEE Access
Краткий осмотр (реферат): The article proposes new modified Multiply-Accumulate (MAC) units called truncated MAC units and using residue number system (RNS) with moduli of a special form. The effectiveness of the proposed blocks is verified by hardware implementation of digital filtering. The paper presents a comparative theoretical analysis of the proposed approach using the RNS and the known methods using the conventional positional number system (PNS) and RNS. Moreover, in the paper, a hardware simulation on FPGA of digital filters using arithmetic of RNS is performed, and comparison with the known implementations are realized. It is shown that using proposed approach based on RNS makes it possible to increase the frequency of digital filters by about 4 times, and reduce the hardware costs by 3 times, in comparison with the use of the traditional positional number system. Comparison proposed method and known methods based on RNS shows that using proposed method allows to increase the frequency by about 2-6 times, and reduce the hardware costs by 1.5-5 times, with increasing power consumption by 23%. Obtained results open up the possibility for efficient hardware implementation of digital filters on modern devices (FPGA, ASIC, etc.) for solving practical problems such as noise reduction, amplification and suppression of frequencies, interpolation, decimation, equalization, and many others
URI (Унифицированный идентификатор ресурса): http://hdl.handle.net/20.500.12258/14699
Располагается в коллекциях:Статьи, проиндексированные в SCOPUS, WOS

Файлы этого ресурса:
Файл Описание РазмерФормат 
scopusresults 1487 .pdf
  Доступ ограничен
5.89 MBAdobe PDFПросмотреть/Открыть
WoS 966 .pdf
  Доступ ограничен
345.37 kBAdobe PDFПросмотреть/Открыть


Все ресурсы в архиве электронных ресурсов защищены авторским правом, все права сохранены.