Пожалуйста, используйте этот идентификатор, чтобы цитировать или ссылаться на этот ресурс:
https://dspace.ncfu.ru/handle/20.500.12258/25246Полная запись метаданных
| Поле DC | Значение | Язык |
|---|---|---|
| dc.contributor.author | Bergerman, M. V. | - |
| dc.contributor.author | Бергерман, М. В. | - |
| dc.contributor.author | Lyakhov, P. A. | - |
| dc.contributor.author | Ляхов, П. А. | - |
| dc.contributor.author | Abdulsalyamova, A. S. | - |
| dc.contributor.author | Абдулсалямова, А. Ш. | - |
| dc.date.accessioned | 2023-09-08T09:10:48Z | - |
| dc.date.available | 2023-09-08T09:10:48Z | - |
| dc.date.issued | 2023 | - |
| dc.identifier.citation | Bergerman, M., Lyakhov, P., Abdulsalyamova, A. Modulo 2k + 1 Truncated Multiply-Accumulate Unit // Lecture Notes in Networks and Systems. - 2023. - 702 LNNS, pp. 343-352. - DOI: 10.1007/978-3-031-34127-4_33 | ru |
| dc.identifier.uri | http://hdl.handle.net/20.500.12258/25246 | - |
| dc.description.abstract | Digital signal processing requires the calculation of large data volume. To increase the speed of data processing, a Residue Number System is used. This number system provides performing calculations in parallel, reducing time costs. In practice, moduli of the Residue Number System of a special form (2 k, 2 k- 1, 2 k+ 1 ) are most often used. The article proposes a method for calculating modulo 2 k+ 1 using the Diminished-one coding technique and developed the Inverted End-Around Carry Truncated Multiply-Accumulate unit (IEAC-TMAC). This approach increases the number of moduli, affecting a decrease in the capacity of the moduli and the delay. Hardware modeling showes that, compared with the existing varieties of TMAC blocks, the proposed block demonstrates worse results in terms of hardware costs by 27–231%, depending on the block being compared. However, using two blocks of 2 times less bit width of the form (2 k- 1, 2 k+ 1 ) provides reducing the occupied area of a device in comparison with the modulo (2 2 k- 1 ) by 24–48% times and decreasing the execution speed by 1.20–1.24 times. A promising direction for further research will be the development of digital signal processing devices with moduli of a special type (2 k, 2 k- 1, 2 k+ 1 ). | ru |
| dc.language.iso | en | ru |
| dc.relation.ispartofseries | Lecture Notes in Networks and Systems | - |
| dc.subject | Digital signal processing | ru |
| dc.subject | Residue number system (RNS) | ru |
| dc.subject | Hardware implementation | ru |
| dc.subject | Field-programmable gate array | ru |
| dc.subject | Diminished-one | ru |
| dc.title | Modulo 2k + 1 Truncated Multiply-Accumulate Unit | ru |
| dc.type | Статья | ru |
| vkr.inst | Факультет математики и компьютерных наук имени профессора Н.И. Червякова | ru |
| vkr.inst | Северо-Кавказский центр математических исследований | ru |
| Располагается в коллекциях: | Статьи, проиндексированные в SCOPUS, WOS | |
Файлы этого ресурса:
| Файл | Размер | Формат | |
|---|---|---|---|
| scopusresults 2713 .pdf Доступ ограничен | 131.84 kB | Adobe PDF | Просмотреть/Открыть |
Все ресурсы в архиве электронных ресурсов защищены авторским правом, все права сохранены.